[1] TONG Qingxi, ZHANG Bing, ZHANG Lifu. Current progress of hyperspectral remote sensing in China[J]. Journal of Remote Sensing (遥感学报), 2016, 20(5): 689-707 (in Chinese). 童庆禧,张兵,张立福. 中国高光谱遥感的前沿进展[J]. 遥感学报,2016,20(5):689-707. [2] LONG Hu, LIU Haowei, LI Zhiwei,et al. Narrow-linewidth tunable fiber laser for spectral calibration of spatial heterodyne spectrometer[J]. Chinese Journal of Quantum Electronics(量子电子学报),2017,34(3):339-343. 龙虎,刘昊炜,李志伟,等. 用于空间外差光谱仪光谱定标的窄线宽可调谐光纤激光器[J]. 量子电子学报,2017,34(3):339-343. [3] SONG Zhiping, ZHANG Minghui, HONG Jin. Measured data processing method of spectropolarimeter based on PSIM technology[J]. Chinese Journal of Quantum Electronics(量子电子学报),2016,33(2):249-256. 宋志平,张明辉,洪津. 基于PSIM 技术的偏振光谱仪测量数据处理方法[J]. 量子电子学报,2016,33(2):249-156. [4] DU Peijun, XIA Junshi, XUE Zhaohui, et al. Review of hyperspectral remote sensing image classification[J]. Journal of Remote Sensing (遥感学报), 2016, 20,(2): 236-256 (in Chinese). 杜培军,夏俊士,薛朝辉,等. 高光谱遥感影像分类研究进展[J]. 遥感学报,2016,20(2):236-256. [5] WANG Jun, WANG Lei, HE Xin. The Study of high accuracy time keeping based on FPGA when navigation satellite losing connection[J]. Chinese Journal of Electron Devices (电子器件), 2016, 39(1): 140-143 (in Chinese). 王军,王磊,何昕. 基于FPGA 的导航卫星失联下高精度守时方法研究[J]. 电子器件,2016,39(1):140-143. [6] GU Kang, LI Peng, WANG Chao, et al. Design of high precision time keeping system based on technology of ambient awareness[J]. Electronic measurement technology (电子测量技术), 2015, 38(5): 24-26+36 (in Chinese). 古康,李鹏,王超,等. 基于环境感知技术的高精度守时系统设计[J]. 电子测量技术,2015,38(5):24-26+36. [7] ZENG Yifan, WU Siqi. Design of time keeping circuit based on FPGA and FSM[J]. Computer Measurement and Control (计算机测量与控制), 2014, 22(5): 1565-1567 (in Chinese). 曾一凡,吴思琪. 基于FPGA和有限状态机的守时系统设计[J]. 计算机测量与控制,2014,22(5):1565-1567. [8] ZHAI Xueming, YANG Lei, YANG Liang. Design on a GPS timing and time keeping scheme based on FPGA[J]. Measurement and Control Technology (测控技术), 2016, 35(5): 153-156 (in Chinese). 翟学明,杨磊,杨亮. 基于FPGA的GPS同步授时与守时方案设计与实现[J]. 测控技术,2016,35(5):153-156. [9] HUANG Xiang, JIANG Daozhuo. A high accuracy time keeping scheme based on GPS[J]. Automation of Electric Power Systems (电力系统自动化), 2010, 34(18): 74-77 (in Chinese). 黄翔, 江道灼. GPS同步时钟的高精度守时方案[J]. 电力系统自动化,2010,34(18):74-77. [10] PENG Yonglong, ZHU Jinbo, LI Yabin. Implementation of variable PI parameter control digital phase-locked loop based on FPGA[J]. Chinese Journal of Power Sources (电源技术), 2016, 40(4): 906-909 (in Chinese). 彭咏龙,朱劲波,李亚斌. 基于FPGA 实现的变PI 参数全数字锁相环[J]. 电源技术,2016,40(4):906-909. [11] XIAO Shuai, SUN Jianbo, GENG Hua, et al. FPGA Based Ratio Changeable All Digital Phase-Locked-Loop[J]. Transactions of China Electrotechnical Society (电工技术学报), 2012, 27(4): 153-158 (in Chinese). 肖帅,孙建波,耿华,等. 基于FPGA实现的可变模全数字锁相环[J]. 电工技术学报,2012,27(4):153-158. [12] PANG Hao, ZU Yunxiao, WANG Zanji. A new design of all digital phase-locked loop[J]. Proceedings of The Chinese Society for Electrical Engineering (中国电机工程学报), 2003, 23(2): 41-45+135 (in Chinese). 庞浩,俎云霄,王赞基. 一种新型的全数字锁相环[J]. 中国电机工程学报,2003,23(2):41-45+135. [13] ZHANG Zhiwen, ZENG Zhibing, LUO Fulong, et al. Synchronous frequency multiplication technology based on total digital phase-locked loop[J]. Electric Power Automation Equipment (电力自动化设备), 2010, 30(2): 123-126+130 (in Chinese). 张志文,曾志兵,罗隆福,等. 基于新型全数字锁相环的同步倍频技术[J]. 电力自动化设备,2010,30(2):123-126+130. [14] MA Zhuo. The Research on Low Jitter PLL for High-Performance CPUs[D]. Changsha: National University of Defense Technology, 2013: 23-25. 马卓. 面向高性能 CPU 的锁相环低抖动技术研究[D].长沙: 国防科技大学, 2013: 23-25. [15] XU Shoushi, TAN Yong, GUO Wu. Signals and systems: theory, methods and applications[M]. 2nd ed. Heifei: University of Science and Technology of China Press, 2010: 390-397. 徐守时, 谭勇, 郭武. 信号与系统: 理论, 方法和应用[M]. 第2版. 合肥: 中国科学技术大学出版社, 2010: 390-397. |